Paper
  • You must be logged in to use all features
  • Import a .START file
  • Add this to a Review
  • Tell someone about this
  • Search on Google Scholar
  • Download Bibtex
  • Download APA reference
  • Edit this data
  • Manage associations
  • Merge it with duplicates
  • Exec internal actor
  • Update from DOI
  • Add multiple references

DEEP: An Iterative Fpga-based Many-core Emulation System for Chip Verification and Architecture Research



2011

Created by Alysson Bolognesi Prado at 2017-03-16 11:15:28.0.
Simplified Graph of Associations
  • SHOW IT!!! (may be slow...)
  • How to use it
  • Use default pruning algorithm
  • Use alternative pruning algorithm
  • Generate image with complete graph
  • Show Graph Info
  • Download graph data for viewer
  • Get URL to embbed it anywhere
Word Cloud
  • Get URL to embbed it anywhere
  • Search topics on Google Scholar
Bibliographic Sets
  • View detailed list
  • Get URL to embbed this list anywhere
2

ACM - affordances

...
Research Paradigm
  • Add/Edit Research Paradigms
Authors
  • View detailed list
  • Add an Author
  • Get URL to embbed this list anywhere
4

Fei Chen

Juergen Ributzka

Yuhei Hayashi

Guang R. Gao

References
  • View detailed list
  • Add a Reference
  • Get URL to embbed this list anywhere
4

EDA in IBM: past, present, and future

DEEP: An Iterative FPGA-based Many-Core Emulation System for Chip Verification and Architecture Research, December 2010

An Iterative Emulation Platform for Multiprocessor-System-on-Chip Designs

RAMP: Research Accelerator for Multiple Processors

Quid
Login / Register
Help

Your opinion



Is it representative of "DEEP: An Iterative Fpga-based Many-core Emulation System for Chip Verification and Architecture Research"?

Does it provide additional information for your research?

How does this feature contributes to your overall usage of this system?


Please provide any other comment or suggestion:

Your email (optional):

Let other people know about this data


Paper :

DEEP: An Iterative Fpga-based Many-core Emulation System for Chip Verification and Architecture Research


Send a link to this page to:
Send to yourself
Aditional email(s):
Custom message:

Add to a Bibliographic Set


DEEP: An Iterative Fpga-based Many-core Emulation System for Chip Verification and Architecture Research


Reviews owned by user

Why help?


If you for we can improve the data describing it. In turn, this can help you and other users to improve bibliographical sets and reviews, based on new data we retrieve after your contribution.

Graph Info


Wait, its calculating

Information


Run Internal Actor


Scientific Paradigms


Select one or more research facets assignable to this publication:
Other:

Add association


First, try and find an existing:
Name
Ajax Status - waiting response